

## J.C. Bose University of Science & Technology, YMCA, Faridabad

(A Haryana State Government University) Accredited 'A' Grade by NAAC

**Electronics Engineering Department** 

| Name                   | Dr. Sunil Jadav                                                   |                 |  |
|------------------------|-------------------------------------------------------------------|-----------------|--|
| Designation            | Assistant Professor                                               |                 |  |
| <b>Date of Joining</b> | Feb 2011                                                          |                 |  |
| University             |                                                                   |                 |  |
| Qualification          | B.Tech (Electronics & Communication                               |                 |  |
|                        | Engg.)                                                            |                 |  |
|                        | M.Tech (VLSI Design & Automation)                                 | c A-A-          |  |
|                        | Ph.D (Semiconductor Devices)                                      |                 |  |
| Area of                | Semiconductor Device Modeling & Simu                              | lation          |  |
| Specialization         | Low Power IC Design, High Speed Interconnect Design               |                 |  |
|                        | Sensor Fabrication via Printed Electronics on Flexible substrates |                 |  |
|                        | Students, who would like to purse Ph.D. internship or any         |                 |  |
|                        | research-oriented work with me, are                               | always welcome. |  |
| Teaching               | 12 Years                                                          |                 |  |
| Experience             |                                                                   |                 |  |
| Contact:               | +911292310141                                                     |                 |  |
| E-mail / Phone         | ymcavlsi@gmail.com, suniljadav@jcbose                             | ust.ac.in       |  |

## **EDUCATIONAL QUALFICATION:**

Doctor of Philosophy, Electronics Engineering (VLSI Design)

YMCA University of Science & Technology, Faridabad, Haryana, Feb 2018.

• Area of Research: Modeling & Simulation of Low Power VLSI Interconnects

#### Master of Technology, VLSI Design & Automation,

National Institute of Technology, Hamirpur, Himachal Pradesh, India (Institute of National Importance) 2010.

- Area of Research: Study & Performance Analysis of Current Mode Interconnect System
- Degree Awarded with distinction

#### Bachelor of Technology, Electronics & Communication Engineering,

Guru Jambheshwar University of Science & Technology, Hissar Harvana India, 2007

- Major project Titled on "Data Transmission through Optical Fibre & Home Appliance Controls" completed successfully.
- Degree Awarded with 72%.

#### RESEARCH INTERESTS

Before joining YMCAUST, he has worked as Assistant Professor in Electronics & Communication Engineering Department of National Institute of Technology, Hamirpur. During his work in N.I.T Hamirpur, he has effectively utilized and worked on various VLSI EDA/CAD Tools/Semiconductor Process and on field programmable gate array architecture development and low-power circuit design. He has published more than 40 papers in refereed journals and Conferences. His research interests include digital and analog IC design for low-power electronics, for portable computing, and High Speed Low power VLSI Interconnect. Another key interest in device and circuit level SPICE Simulation for modeling the behavior of semiconductor device and circuits.

One of his team is working on sensor design and fabrication on low cost flexible substrates. The research group is more focused on design and development of resistive sensor such as strain gauge, High sensitive Electrode designs for electrochemical applications or thin films.

#### **AREAS OF TEACHING EXPERTISE**

- ➤ Low Power VLSI Design
- VLSI interconnects
- CMOS Digital VLSI Design
- ➤ Analog IC design
- Printed Electronics
- Sensors and Signal conditioning
- > Telemetry data processing and recording
- Electronics devices

#### PREVIOUS WORK / TEACHING EXPERIENCE

**J.C.Bose University of Science & Technology, YMCA, Faridabad:** 2011- Till date currently working as Assistant Professor in Electronics Engineering department.

**National Institute of Technology, Hamirpur, HP**: 2010-2011: Worked as Assistant Professor in ECE department. Worked and learned about various EDA and CAD Tool theoretical and simulative models.

**Industrial Experience:** 2007-2008, worked as Engineer in Electrical division for Nidan Packing Pvt. Limited.



# J.C. Bose University of Science & Technology, YMCA, Faridabad (A Haryana State Government University) Accredited 'A' Grade by NAAC

**Electronics Engineering Department** 

## **AWARDS / DISTINCTIONS**

|   | Received Scholarship from Ministry of Human Resource Development,                                                                                                 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Govt. of India in 1996 under "National Policy on Education-1986".                                                                                                 |
|   | Received PG Scholarship from All India Council for Technical Education,                                                                                           |
|   | Govt. of India in 2008-2010 under "AICTE PG Scholarship Scheme".                                                                                                  |
|   | Qualified GATE exam in Electronics & Communication Engineering in 2006,                                                                                           |
|   | conducted by Indian Institute of Technology Kanpur, India.                                                                                                        |
|   | Certificate of Merit given by Hon'ble Vice-chancellor Dr. R. P. Bajpai in year                                                                                    |
|   | 2006 for representing the University in North Zone All India Inter-University                                                                                     |
|   | Tournament (Volley ball).                                                                                                                                         |
|   | Certificate of Excellence given by Director National Institute of Technology                                                                                      |
|   | Hamipur, Himachal Pradesh for winners of Volley ball and Cricket                                                                                                  |
|   | <b>Tournament</b> in year 2008-2009 organized by Sports Department of NIT. Paper Presentation award given by <b>VLSI Society of India</b> under theme <b>VLSI</b> |
| _ | Interconnect" by C.P.Ravi kumar, Chairman, Texas Instruments India                                                                                                |
|   | 2010.                                                                                                                                                             |
|   | Certificate of Appreciation given by Prof. (Dr.) I.K Bhat, Director NIT                                                                                           |
| _ | Hamirpur for conducting a Lab session during the workshop, 2010.                                                                                                  |
|   | Research Award for publication of research papers in SCI journal, Award given                                                                                     |
|   | by Hon'ble Vice-Chancellor Prof. (Dr.) Dinesh Kumar for the year 2017,                                                                                            |
|   | 2018.                                                                                                                                                             |
|   | Certificate of Appreciation given by Electronics Engineering Department                                                                                           |
|   | for organizing the workshop on VLSI Design- Mind to Market 2019                                                                                                   |
|   | Selected and Registered as Translator in NPTEL Project of MHRD managed                                                                                            |
| _ | by Indian Institute of Technology Madras Chennai India 2019.                                                                                                      |
| Ч | <b>Certificate of Appreciation</b> given by <b>Indian Institute of Science, Bangalore</b> for NPTEL work 2020.                                                    |
|   | Certificate of Commendation given by Hon'ble Vice-Chancellor Prof. (Dr.)                                                                                          |
| _ | <b>Dinesh Kumar</b> for Translation of NPTEL modules 2020-2021.                                                                                                   |
|   | Received certificate of Appreciation for Best Paper Award in International                                                                                        |
|   | Conference on Recent Developments in Electrical And Electronics Engineering,                                                                                      |
|   | AICTE Sponsored by Dept. of Electrical Engineering JC Bose YMCA Faridabad.                                                                                        |
|   |                                                                                                                                                                   |

#### PROFESSIONAL MEMBERSHIPS / ORGANIZATIONS

- **➤** Life Time Member of **Indian Society for Technical Education**
- **➤** Life Time Member of **Institution of Engineers**
- **▶** Life Time Member of **International Association of Engineers**
- **▶** Life Time Member of **Indian Science Congress Association**

# **COMMUNITY INVOLVEMENT / ADMINISTRATIVE ACTIVITY / SERVICES TO UNIVERSITY:**

- University B.Tech. admission committee core team member (2011-2020)
- Dept. M.Tech./Ph.D admission committee core team member (2011-2020)
- Training and Placement Coordinator (EE) (Training & Placement Office Cell) (2013- Till date)
- **AICTE Co-Coordinator of the Dept. and core team member of the EOA**(extension of approvals) team (2015-2018)
- Coordinator for In-plant Industrial Assessment of B.Tech students (2015-2019)
- **Dept. Credit Base System** (CBS) Coordinator
- Examination related work in affiliating Institutes (Centre Supdt. Deputy Suptd.)
- Member of syllabus Committee
- Member of Student Council Election Core committee (2018-19)
- University/Dept. Level Coordination committee member during NAAC and NBA visit
- Assistant Supdt. For the UGC-NET, AMIE Examination (Twice)
- **Sessional Examination Coordinator** (During 2012-2014, 2017-2018)
- Performing the duties of anti-ragging form last five years
- Auditor for Library stock verification.
- Coordinator at B.Tech and M.Tech Level course.
- Member of discipline committees in CULYMCA.
- Member of equal opportunity Cell.
- Member of Faculty of Engineering & Technology.
- University foundation day celebration **contribution as corporate life**.
- **Organizing committee member** of National Conference on Role of Science and Technology Towards "Make in India" 5-7<sup>th</sup> March 2016
- Organizing committee member for Faculty Development Program on VLSI Design-Mind to Market 2019
- Organizing committee member for Faculty Development Program on VLSI Design-Mind to Market 2019
- Organizing committee member for Workshop on System Design Using IOT 2018
- Contribution in National Integration:
- Act as Presiding officer in Vidhansabha Election



- Act as a Zonal Magistrate in Loksabha Election
- Act as a Presiding Officer in Panchyat Election
- Feedback Coordinator at Dept. Level:
- Peer Group Feedback Coordinator
- Parent Feedback Coordinator
- Alumni Feedback Coordinator at Dept. Level
- Worked as organizing Joint secretary/Member in International/National Conference organized by JC Bose YMCA
- Worked for **Establishment Cell of the University**: Activities such as written test, scrutiny of applications for a recruitment process.
- Inspecting officer For the UPSC (IAS pre) Examination (Twice)
- Reviewer of various repute Journals

#### **PUBLICATIONS / PRESENTATIONS / ABSTRACTS**

## **List of Published Journals Papers:**

- 1. Nisha Yadav, Sunil Jadav, Gaurav Saini "Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub 3nm Stacked Si Gate-All-Around Nanosheet FET" has been published in Silicon journal, published by Springer (SCI/SCIE) (Impact Factor: 2.670), July 2022
- 2. Nisha Yadav, Sunil Jadav, Gaurav Saini "Geometrical Variability Impact on the Performance of Sub-3nm Gate-All-Around Stacked nanosheet FET" has been published in Silicon journal, published by Springer (SCI/SCIE) (Impact Factor: 2.670), March 2022.
- 3. Sunil Jadav, Shubham Tayal "Gate stack Optimization of a vertically stacked nanosheet FET for digital/Analog/RF applications" has been published for in journal of Computational Electronics, published by Springer (SCI/SCIE) (Impact Factor: 1.807), March 2022.
- 4. Anjali Malik Sunil Jadav Shailender Gupta "Assessment of diverse image encryption mechanisms under prevalent invasion" has been published in Multimedia Tools and Applications, published by Springer (SCI/SCIE) (Impact Factor: 2.757), 2021.



- 5. Sunil Jadav, Rajeevan Chandel Munish Vashishath "High speed RLC equivalent RC delay model using normalized asymptotic function for global VLSI interconnects" has been published in Microelectronics Journal (2020) Elsevier, Vol. No 107, (SCI/SCIE) (Impact Factor: 1.67).
- 6. Sunil Jadav, Rajeevan Chandel "High performance 9T adiabatic SRAM and novel stability characterization using pole zero placement" has been published in Analog Integr Circ Sig Process (2018) springer (SCI/SCIE/Scopus/UGC Approved) (Impact Factor: 1.337).
- 7. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "High speed RLC equivalent RC delay model for global VLSI interconnects" has been published in Analog Integrated Circuit Signal Processing (2018) springer (SCI/SCIE/Scopus/UGC Approved) (Impact Factor: 1.337).
- 8. **Sunil Jadav**, Garima Jain "Monte Carlo Analysis of Inductor-less Wideband Amplifier" has been published in **Journal of Information and Optimization Sciences (Taylor & Francis)**, pp 781-789, Vol. 38, 2017. **(UGC Approved/ ESCI/ Web of Science)**
- 9. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "RLC equivalent RC delay model for global VLSI interconnect in current mode signaling, has been published in International Journal of Modeling & Simulation (Taylor-Francis) Vol. 35 Issue 1, 2015. (UGC Approved/Scopus/ISI/).
- 10. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "Modeling the Impact of Fundamental and Quantum Resistance on the Performance of SWCNT Based RLC Interconnects, has been published in International Journal of Modeling: Electronics Networks Devices and Field. (SCI/SCIE/UGC Approved/Scopus/ISI) (Impact factor: 1.296)
- 11. Shubham Tayal, Ashutosh Nandi, Shikhar Gupta, Sunil Jadav "Study of Inner-Gate Engineering Effect on Analog/RF Performance of Conventional Si-Nanotube FET" has been accepted for Publication in Journal of Journal of

Nanoelectronics and Optoelectronics. (SCIE/Scoups/UGC Approved) Impact Factor: 1.069)

- 12. Sunil Jadav, Shubham Tayal "Temperature Sensitivity Analysis of Inner-Gate Engineered JL-SiNT-FET: An Analog/RF Prospective" has been published in Journal of Cryogenics Elsevier Vol. 18, pp. No. 1-6, 2020. (SCI/UGC Approved/Scopus) (Impact Factor: 2.226).
- 13. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "A Superior Delay Estimation Model for VLSI Interconnect in Current Mode Signaling, has been published in World Academy of Science Engineering & Technology (France) Vol. 9, No 2, 2015. (UGC Approved/Scopus/ISI)
- 14. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "Carbon Nanotube Based Delay Model For High Speed Energy Efficient on Chip Data Transmission Using: Current Mode Technique" has been published in International Journal of Electrical & Electronics Engineering by Wireilla Scientific Publications (New South Wales, Australia), Vol. 3 No. 4, 2014. (UGC Approved)
- 15. Sunil Jadav, Shubham Tayal "Power-Delay Trade-Offs in Complementary Metal-Oxide Semiconductor Circuits Using Self and Optimum Bulk Control" has been published in **Sensor Letter Journal of American scientific Publisher Vol.** 18, pp. 210-215, No. 3, 2020. **(UGC Approved/ Scopus)**
- 16. Sunil Jadav, Gargi Khanna, and Ashok Kumar, "High Speed Energy Efficient signal Transmission on Global VLSI Interconnect," has been published in International Journal of Information and Telecommunication Technology, pp. No- 52 -56 on Nov. 06, 2010
- 17. Sunil Jadav, Puneet Goyal, Munish Vashistha, Rajeevan Chandel "Study and Performance Analysis of Two Stage High Speed Operational Amplifier Using Indirect Compensation", has been published in International Journal Engineering Science and Technology, ISSN: 2250-3498, Vol.2, No. 4, August 2012, pp. No- 840-846.
- 18. Puneet Goyal **Sunil Jadav** Munish Vashishath, Abhishek "**Study and Performance Analysis of High Frequency and High Speed Operational Amplifier**"has been

published in **International Journal of Electronics Communication and Computer Engineering**, Vol. 4, No. 2, 2013.

- 19. Sunil Jadav, Munish Vashistah "Design and Validation of threshold Model Using BSIM3v 3.2.2 "has been published in International Journal of Advanced Research in Electrical Electronics and Instrumentation Engineering, Vol. 2, No. 10, oct 2013.
- 20. Nisha Yadav, Sunil Jadav "Efficient Energy Recovery in 9T Adiabatic SRAM Cell Using Body Bias" has published in International Journal of VLSI & Embedded System, Vol. 5, March 2014.
- 21. Shubham Tayal, Sunil Jadav, Munish Vashishath "Implementation of Logic Gates Using Charge Recycling MTCMOS Technology" has been published in International Journal of VLSI & Embedded System, Vol. 2, May 2014.
- 22. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "Current Mode signalling for Global VLSI interconnect:-A Review" has been published in YMCAUST Journal of Research, Vol. 2, Issue 1, Jan 2014.
- 23. Sunil Jadav Munish Vashishath, Rajeeevan Chandel, Vikrant "Design And Performance Analysis Of Ultra Low Power 6t SRAM Using Adiabatic Technique" has been published in International Journal of VLSI & Communication Systems, pp 95-105, Vol.3, No. 3, 2012.

## **List of International Conference Publications/ Attended**

- 24. Jadav Sunil Vashishath Munish Chandel Rajeevan "A Novel Delay Model for Step Analysis and Bandwidth Estimation of VLSI Interconnect for Current Mode Signaling" has been presented in international conference on recent trends in engineering and material sciences, pp -12, 17-19 March 2016
- 25. Sunil Jadav, Gaurav Saini, Pankaj Kr.Pal, Ashwani Rana, "Leakage Behavior of Under Lap Finfet Structure: A simulation Study," has been published in IEEE proceeding of ICCCT'10, pp. No- 302-305, Sept, 2010.



- 26. Sunil Jadav, Ashok Kumar, and Gargi Khanna, "**Low Power High Throughput Current Mode Signalling Technique for Global VLSI Interconnect**," has been published in IEEE proceeding of ICCCT'10, pp. No- 290-295, Sept, 2010.
- 27. Sunil Jadav, Munish Vashishath, Rajeevan Chandel "Close form delay model for on chip 9ignaling with resistive load termination using: Current mode technique, in (ICIIS), pp. 1-6 Gwalior, India 2014. (IEEE Explore)
- 28. Sunil Jadav, Atul Kumar Maurya, , Gagnesh Kumar, Devendra Giri "**Performance Analysis of Various Adiabatic Logic Circuits**," has been published in International Conference on Advances in Computing & Communication proceeding of ICACC'11 (IEEE-MTTS), pp. No- 407-410, April, 2011.
- 29. S. Jadav, A. K. Nishad, R. Chandel, D. Solanki "Gate Diffusion Input: A Power Efficient Design Technique for VLSI Circuits," has been published in International Conference on Advances in Computing & Communication proceeding of ICACC'11 (IEEE-MTTS), pp. No- 432-435, April, 2011.
- 30. Sunil Jadav, Gargi Khanna, and Ashok Kumar, "**Analysis of Current mode Drivers for VLSI Interconnect System**," has been published in Proc. 14<sup>th</sup> IEEE/VSI VLSI Design and Test Symposium, Organized by the VLSI Society of India, on July 7-9, 2010.
- 31. Nisha Goyal, Sunil jadav, Vikrant, Sandeep Kaushal, Khushboo "**Leakage Control in Logic Gates Using Optimum Body Bias**" has been published in International Conference on VLSI, MEMS & NEMS, 2012.
- 32. Nisha Yadav, Sunil jadav, Gaurav Saini "**DC/Analog RF Performance Analysis of Multi-Bridge Channel FET with Variation in Gate Work Function**" has been published in International Conference on Advancement in Technology, 2022.

### **National Conference**

- 33. Sunil Jadav Munish Vashishath Rajeevan Chandel "**Sub-threshold Leakage Reduction of 6T SRAM Cell Using Optimum Bulk Bias**, has been published in National Conference on Recent Development in Electronics, Jan. 2013.
- 34. Paper Published on "Graphene-Promising Candidate of Nanoelectronics" in "RAEEE-09" December 23-24,2009, National Conference on Recent Advances in Electrical & Electronics Engineering, Organized by Department of Electrical Engineering National Institute of Technology Hamirpur, pp. 529-533.
- 35. Paper Published on "Recent Advances in High Resolution Lithography for VLSI Application" in "ETCC-08" December 30-31 ,2008 ,National Conference on

**Emerging Trends in Computing and Communication**, Organized by Department of Computer Science **National Institute of Technology Hamirpur**, pp. 363-368.

- 36. Paper Published on "Source Follower Based Track-and-Hold Circuit for High Speed Wireless Communication" in "ETIC-2010" march 27 ,2010 ,National Conference on Emerging Trends in IT and Computing, Organized by Department of IT/MCA Gurgaon Institute of Technology & Management, Gurgaon (Haryana), pp. 26-29
- 37. Paper Published on "Analysis of Wideband Amplifier with Different Load Condition" in "ETIC-2010" march 27,2010, National Conference on Emerging Trends in IT and Computing, Organized by Department of IT/MCA Gurgaon Institute of Technology & Management, Gurgaon (Haryana), pp. 184-186
- 38. Paper Published on "Low Power Track-and-Hold Circuit for Wideband Acquisition System in 0.18um CMOS Technology" in "NCWCVD-2010" march 27-28, 2010 ,National Conference on Wireless Communication & VLSI Design, Organized by Department of Electronics & Comm., Technically Supported By: IEEE (MP SS) Gwalior Engineering College, Gwalior (M.P)
- 39. Paper Published on "Carbon Nanotubes & its Application for VLSI Interconnects in Wireless Comm." In "E-Manthan-2010" April 02-03 ,2010 ,National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 159-162
- 40. Paper Published on "Chanel Width Tapering to Reduce the Delay and Power Dissipation in Domino CMOS Circuits" in "E-Manthan-2010" April 02-03,2010, National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 313-316



- 41. Paper Published on "Low Power Ultra Wideband Amplifier for Wireless Application", in "E-Manthan-2010" April 02-03,2010, National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 107-110.
- 42. Paper Published on "Study and Comparsion with CNTFET with Conventional MOSFET", in "RSTTMI-2016" March 05-07,2016, National Conference on Role of Science & Technology Towards "Make In India", Organized by Department of YMCA University of Science & Technology Faridabad, pp. 295-299, ISBN:978-93-5265-4413.
- 43. Paper Published on "Nanowire: A Future Interconnect", in "RSTTMI-2016" March 05-07,2016, National Conference on Role of Science & Technology Towards "Make In India", Organized by Department of YMCA University of Science & Technology Faridabad, pp. 315-318, ISBN:978-93-5265-4413.
- 44. Paper Published on "**Process Investigation for a Junction Diode**", in "**RSTTMI-2016**" March 05-07,2016, **National Conference on Role of Science & Technology Towards "Make In India"**, Organized by Department of YMCA University of Science & Technology Faridabad, pp. 319-321, ISBN:978-93-5265-4413.
- 45. Paper Published on "Power efficient 1 bit comparator", in "" March 05-07,2016, National Conference on VLSI AND SIGNAL PROCESSING", Organized by Department of ECE NIT Hamirpur Himachal Pradesh, 2014.

## <u>List of Book Chapters Authored/Edited:</u>

- Nisha Yadav Sunil Jadav chapter Titled as "Simulation and Analysis of Gate Stack DG MOSFET with Application of High-k Dielectric Using Visual TCAD" published by CRC Press in book title High-k Materials in Multi-Gate FET Devices.
- 2. Sunil Jadav Edited/Translated book Titled as "Op-Amp Practical Applications: Design, Simulation and Implementation" published by NPTEL.

Link:swayam.gov.in/NPTEL

## **Electronics Engineering Department**

## **Ph.D Student under Supervision:**

| Sr.No. | Name of Candidate | Research Topic                                                                |
|--------|-------------------|-------------------------------------------------------------------------------|
| 01     | Nisha Yadav       | Design and Analysis of Steep sub-threshold devices for futuristic electronics |
| 02     | Shweta            | Analysis and Design of efficient Flexible Gas sensor                          |
| 03     | Anjali Malik      | Analysis and Design of Secured mechanism for Data Communication               |

| Sr.No | M.Tech Degree           | Enrolment<br>Number | Thesis<br>Submit | Degree<br>Awarde |
|-------|-------------------------|---------------------|------------------|------------------|
|       |                         |                     | ted              | d                |
| 1     | Sandeep Kaushal         | MVLSI-262-          | N/A              | yes              |
|       |                         | 2k10                |                  |                  |
| 2     | Nisha Goyal             | MVLSI-269-          | N/A              | yes              |
|       |                         | 2K10                |                  |                  |
| 3     | Puneet Goyal            | MVLSI-261-          | N/A              | yes              |
|       |                         | 2K10                |                  |                  |
| 4     | Ravinder Singh pokharia | MVLSI-911-          | N/A              | yes              |
|       |                         | 2k11                |                  |                  |
| 5     | Shubham Tayal           | MVLSI-155-          | N/A              | yes              |
|       |                         | 2K12                |                  |                  |
| 6     | Nisha Yadav             | MVLSI-150-          | N/A              | yes              |
|       |                         | 2K12                |                  |                  |
| 7     | Meenu Rani              | MVLSI-347-          | N/A              | yes              |
|       |                         | 2K13                |                  |                  |
| 8     | Garima Jain             | MVLSI-545-          | N/A              | yes              |
|       |                         | 2K14                |                  |                  |
| 9     | Sanjeet Dahyia          | MVLSI-553-          | N/A              | yes              |
|       |                         | 2K14                |                  |                  |
| 10    | Pooja Rathi             | MVLSI-552-          | N/A              | yes              |
|       |                         | 2K14                |                  |                  |
| 11    | Subhanshu kr. Verma     | MVLSI-914-          | N/A              | yes              |



# J.C. Bose University of Science & Technology, YMCA, Faridabad (A Haryana State Government University) Accredited 'A' Grade by NAAC

## **Electronics Engineering Department**

|    |                   | 2k11       |     |     |
|----|-------------------|------------|-----|-----|
| 12 | Akhil Daulta      | MVLSI-900- | N/A | yes |
|    |                   | 2K11       |     |     |
| 13 | Himanshi Aggarwal | MVLSI-904- | N/A | yes |
|    |                   | 2k16       |     |     |
| 14 | Aishwarya Singh   | MVSLI-902- | N/A | yes |
|    |                   | 2k16       |     |     |
| 15 | Vishant Malik     | MVLSI-916- | N/A | yes |
|    |                   | 2k16       |     |     |
| 16 | Vikrant           | MVLSI-266- | N/A | yes |
|    |                   | 2k10       |     |     |
| 17 | Himani            |            | N/A | Yes |
| 18 | Kuldeep Choudhary |            | N/A | Yes |
| 19 | Rakhi Chandila    |            |     | Yes |

# **Training Courses**

|       | Truming Courses             |                                    |           |      |  |  |  |
|-------|-----------------------------|------------------------------------|-----------|------|--|--|--|
| Sr.No | Programs STC/FDP            | Duration                           | Organized |      |  |  |  |
|       |                             | with Date                          | by        |      |  |  |  |
|       |                             |                                    |           |      |  |  |  |
| 1     | Workshop on Nanotechnology  | 23 <sup>rd</sup> July-             | YMCAUST   | Two  |  |  |  |
|       | & Embedded Systems          | 3 <sup>rd</sup> August             |           | Week |  |  |  |
|       |                             | 12                                 |           |      |  |  |  |
| 2     | Entrepreneurship            | 8 <sup>th</sup> Jan-               | UIET KUK  | Two  |  |  |  |
|       |                             | 22 <sup>nd</sup> Jan13             |           | week |  |  |  |
| 3     | Embedded Systems &          | 20 <sup>th</sup> May-              | NIT       | One  |  |  |  |
|       | Hardware Description        | 24 <sup>th</sup>                   | Hamirpur  | Week |  |  |  |
|       | Language                    | May13                              |           |      |  |  |  |
| 4     | Emerging materials:         | June 13-                           | NIT KuK   | One  |  |  |  |
|       | Characterization and        | 17, 2014                           |           | Week |  |  |  |
|       | Applications                |                                    |           |      |  |  |  |
| 5     | Synthesis and               | Sept 22-                           | NIT KUK   | One  |  |  |  |
|       | Characterization Techniques | 26, 2014                           |           | week |  |  |  |
|       | of Smart materials          |                                    |           |      |  |  |  |
| 6     | Matlab and Simulink         | 11 <sup>th</sup> -16 <sup>th</sup> | YMCAUST   | One  |  |  |  |
|       |                             | Feb2015                            |           | week |  |  |  |
| 7     | New trends in Electronics & | 17 <sup>th</sup> -21 <sup>st</sup> | YMCAUST   | One  |  |  |  |



# J.C. Bose University of Science & Technology, YMCA, Faridabad (A Haryana State Government University) Accredited 'A' Grade by NAAC

## **Electronics Engineering Department**

|    | Communication                | Aug 2015                         |              | Week   |
|----|------------------------------|----------------------------------|--------------|--------|
| 8  | Effective Teaching           | Jan 18-22,                       | NITTTR,CH    | One    |
|    |                              | 2016                             | D            | week   |
|    |                              |                                  |              |        |
| 9  | CMOS Mixed Signal and Radio  | 26 <sup>th</sup> Dec-            | IIT          | Two    |
|    | Frequency VLSI Design        | 4 <sup>th</sup> Feb              | Kharagpur    | Week   |
|    |                              | 2017                             |              |        |
| 10 | Real Time Data Acquisition   | May 8-12,                        | YMCAUST      | One    |
|    | and Analysis using Lab VIEW  | 2017                             |              | week   |
| 11 | System Design Using IOT      | 6 <sup>th</sup> -8 <sup>th</sup> | YMCAUST      | Three  |
|    | 2018                         | march                            |              | day    |
|    |                              | 2018                             |              | worksh |
|    |                              |                                  |              | op     |
| 12 | Skill Development Course On  | 8 <sup>th</sup> Aug-             | CEERI        | 7 days |
|    | Semiconductor Device         | 14 <sup>th</sup> Aug             | PILANI, RAJ. |        |
|    | Fabrication and              | 2018                             |              |        |
|    | Characterization             |                                  |              |        |
| 13 | Workshop on VLSI Design-     | 28 <sup>th</sup> Jan-            | YMCAUST      | One    |
|    | Mind to Market 2019          | 2 <sup>nd</sup>                  |              | week   |
|    |                              | Feb2019                          |              |        |
| 14 | Digital and Analog VLSI      | 13 <sup>th</sup> Sept            | NITTTR       | One    |
|    | Design                       | to 17 Sept                       | CHD          | Week   |
|    |                              | 2021                             |              |        |
| 15 | Recent Challenges and        | 24/01/20                         | YMCAUST      | One    |
|    | Developments in Solar Energy | 22 to                            |              | week   |
|    | Technologies and Its         | 29/01/20                         |              |        |
|    | Applications                 | 22                               |              |        |
| 16 | Cloud Computing and Internet | 07/02/20                         | YMCAUST      | One    |
|    | of Things                    | 22 to                            |              | week   |
|    |                              | 12/02/20                         |              |        |
|    |                              | 22                               |              |        |
| 17 | Work life balance for        | 20/5/202                         | YMCAUST      | One    |
|    | technocrats                  | 2 to                             |              | week   |
|    |                              | 24/5/202                         |              |        |
|    |                              | 2                                |              |        |
| 18 | VLSI Design and Nano-        | Sept 01-                         | IIIT         | ONE    |



## J.C. Bose University of Science & Technology, YMCA, Faridabad

(A Haryana State Government University) Accredited 'A' Grade by NAAC

### **Electronics Engineering Department**

| electronics:    | Emerging    | 08, 2022 | JABALPUR | WEEK |
|-----------------|-------------|----------|----------|------|
| Challenges & Op | portunities |          |          |      |

•

## <u>List of Certificate Courses Completed from NPTEL/Swayam:</u>

- 1. Completed a certificate course on "Advanced Composite material Manufacturing Process" by Indian Institute of Technology Mandi, HP India, Feb 2021.
- 2. Completed a MOOC course on "**CMOS VLSI Design**" from NPTEL Swayam Portal conducted by Prof. Sudeb Dasgupta from IIT Roorkee India, Jan 2021
- 3. Completed a course on **Digital Transformation in Teaching Learning Process** (**DTITLP**) course organized by NPIU, and conducted by IIT Bombay on SWAYAM, April 2020.
- 4. Completed a course on **Digital Transformation in Teaching Learning Process** (**DTITLP**) course organized by NPIU, and conducted by IIT Bombay on SWAYAM, Feb-March 2020.